Durukan S.Palamutcuogullari O.Yilmaz A.E.2024-03-132024-03-13202297816654711072157-9822https://doi.org/10.1109/MMS55062.2022.9825545https://hdl.handle.net/20.500.12662/286121st Mediterranean Microwave Symposium, MMS 2021 -- 9 May 2022 through 13 May 2022 -- -- 181096A CMOS negative impedance converter (NIC) circuit with the cross-coupled topology is designed to generate negative resistance/capacitance/inductance in the frequency range between 100 MHz and 3 GHz. The proposed NIC circuit can cancel the parasitic gate-source capacitances of NMOS transistors which are the core elements of this type of topology. The negative impedance conversion capability of the circuit is shown analytically. It is also verified in AWR Design Environment using BSIM3 and BiCMOS transistor models comparatively. The circuit is tested with the loads 50O resistance, 5 pF capacitance and 10 nH inductance. The results show that the performance of the proposed NIC circuit is satisfactory and close to its theoretical values. © 2022 IEEE.eninfo:eu-repo/semantics/closedAccessCMOScross-coupled pairmatchingNegative impedanceNon-FosterCMOS Negative Impedance Converter Circuit with the Elimination of Parasitic Gate-Source CapacitanceConference Object10.1109/MMS55062.2022.98255452-s2.0-85135187861N/A2022-May